

### 5-V Low Drop Fixed Voltage Regulator

**TLE 4269** 





#### **Features**

- Output voltage tolerance ≤ ±2%
- 150 mA current capability
- Very low current consumption
- Early warning
- Reset output low down to  $V_{\rm O}$  = 1 V
- Overtemperature protection
- Reverse polarity proof
- Adjustable reset threshold
- Very low drop voltage
- Wide temperature range
- Integrated pull-up resistor at logic outputs
- Green Product (RoHS compliant)
- AEC Qualified

### **Functional Description**

This device an automotive suited voltage regulator with a fixed 5-V output. The maximum operating voltage is 45 V. The output is able to drive 150 mA load. It is short circuit protected and the thermal shutdown switches the output off if the junction temperature is in excess of 150 °C. A reset signal is generated for an output voltage of  $V_{\rm Q}$  < 4.65 V. The reset threshold voltage can be decreased by external connection of a voltage divider. The reset delay time can be set by an external capacitor. Reset and sense output have integrated pull-up







resistors. If the integrated resistors are not desired TLE 4279 can be used. It is also possible to supervise the input voltage by using an integrated comparator to give a low voltage warning.

| Туре        | Package      |
|-------------|--------------|
| TLE 4269 G  | PG-DSO-8-16  |
| TLE 4269 GM | PG-DSO-14-30 |
| TLE 4269 GL | PG-DSO-20-35 |

Data Sheet 1 Rev. 2.4, 2007-03-20





Figure 1 Pin Configuration (top view)

Table 1 Pin Definitions and Functions (TLE 4269 G)

| Pin No. | Symbol | Function                                                                                                                                   |
|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | I      | Input; block to GND directly at the IC with a ceramic capacitor.                                                                           |
| 2       | SI     | Sense Input; if not needed connect to Q.                                                                                                   |
| 3       | RADJ   | Reset Threshold Adjust; if not needed connect to GND.                                                                                      |
| 4       | D      | Reset Delay; to select delay time, connect to GND via capacitor.                                                                           |
| 5       | GND    | Ground                                                                                                                                     |
| 6       | RO     | Reset Output; the open-collector output is internally linked to Q via a 20 k $\Omega$ pull-up resistor. Keep open, if not needed.          |
| 7       | SO     | Sense Output; the open-collector output is internally linked to the output via a 20 k $\Omega$ pull-up resistor. Keep open, if not needed. |
| 8       | Q      | <b>5-V Output</b> ; connect to GND with a 10 μF capacitor, ESR < 10 $\Omega$ .                                                             |

Data Sheet 2 Rev. 2.4, 2007-03-20





Figure 2 Pin Configuration (top view)

Table 2 Pin Definitions and Functions (TLE 4269 GM)

| Pin No.    | Symbol | Function                                                                                                                           |
|------------|--------|------------------------------------------------------------------------------------------------------------------------------------|
| 1          | RADJ   | Reset Threshold Adjust; if not needed connect to GND.                                                                              |
| 2          | D      | Reset Delay; to select delay time; connect to GND via capacitor.                                                                   |
| 3, 4, 5, 6 | GND    | Ground                                                                                                                             |
| 7          | RO     | Reset Output; open-collector output, internally connected to Q via a pull-up resistor of 20 k $\Omega$ . Keep open, if not needed. |
| 8          | SO     | Sense Output; open-collector output, internally connected to Q via a 20 $k\Omega$ pull-up resistor. Keep open, if not needed.      |
| 9          | Q      | <b>5-V Output</b> ; connect to GND with a 10 μF capacitor, ESR < 10 $\Omega$ .                                                     |
| 10, 11, 12 | GND    | Ground                                                                                                                             |
| 13         | I      | Input; block to GND directly at the IC with a ceramic capacitor.                                                                   |
| 14         | SI     | Sense Input; if not needed connect to Q.                                                                                           |

Data Sheet 3 Rev. 2.4, 2007-03-20





Figure 3 Pin Configuration (top view)

Table 3 Pin Definitions and Functions (TLE 4269 GL)

| Pin No.           | Symbol | Function                                                                                                                                   |
|-------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 1                 | RADJ   | Reset Threshold Adjust; if not needed connect to ground.                                                                                   |
| 2                 | D      | Reset Delay; to select delay time, connect to GND via external capacitor.                                                                  |
| 4 - 7,<br>14 - 17 | GND    | Ground                                                                                                                                     |
| 10                | RO     | Reset Output; the open-collector output is internally linked to Q via a 20 $k\Omega$ pull-up resistor. Keep open, if not needed.           |
| 11                | SO     | Sense Output; the open-collector output is internally linked to the output via a 20 k $\Omega$ pull-up resistor. Keep open, if not needed. |
| 12                | Q      | Output; connect to GND with a 10 μF capacitor, ESR < 10 $\Omega$ .                                                                         |
| 19                | I      | Input; block directly at the IC by a ceramic capacitor.                                                                                    |
| 20                | SI     | Sense Input; if not needed connect to Q.                                                                                                   |

Data Sheet 4 Rev. 2.4, 2007-03-20



#### **Circuit Description**

The control amplifier compares a reference voltage, made highly accurate by resistance balancing, with a voltage proportional to the output voltage and drives the base of the series PNP transistor via a buffer. Saturation control as a function of the load current prevents any over-saturation of the power element.

The reset output RO is in high-state if the voltage on the delay capacitor  $C_{\rm D}$  is greater or equal  $V_{\rm UD}$ . The delay capacitor  $C_{\rm D}$  is charged with the current  $I_{\rm D}$  for output voltages greater than the reset threshold  $V_{\rm RT}$ . If the output voltage gets lower than  $V_{\rm RT}$  ('reset condition') a fast discharge of the delay capacitor  $C_{\rm D}$  sets in and as soon as  $V_{\rm D}$  gets lower than  $V_{\rm LD}$  the reset output RO is set to low-level.

The time gap for the delay capacitor discharge is the reset reaction time  $t_{RR}$ .

The reset threshold  $V_{\rm RT}$  can be decreased via an external voltage divider connected to the pin RADJ. In this case the reset condition is reached if  $V_{\rm Q} < V_{\rm RT}$  and  $V_{\rm RADJ} < V_{\rm RAQDJ, TH}$ . Dimensioning the voltage divider (Figure 5) according to:

$$V_{\text{THRES}} = V_{\text{RADJ.TH}} \times (R_{\text{ADJ1}} + R_{\text{ADJ2}}) / R_{\text{ADJ2}}, \tag{1}$$

the reset threshold can be decreased down to 3.5 V. If the reset-adjust-option is not needed the RADJ-pin should be connected to GND causing the reset threshold to go to its default value (typ. 4.65 V).

A built in comparator compares the signal of the pin SI, normally fed by a voltage divider from the input voltage, with the reference and gives an early warning on the pin SO. It is also possible to superwise another voltage e.g. of a second regulator, or to build a watchdog circuit with few external components.

#### **Application Description**

The input capacitor  $C_{\rm I}$  is necessary for compensating line influences. Using a resistor of approx. 1  $\Omega$  in series with  $C_{\rm I}$ , the oscillating circuit consisting of input inductivity and input capacitance can be damped. The output capacitor  $C_{\rm Q}$  is necessary for the stability of the regulating circuit. Stability is guaranteed at values  $\geq$  10  $\mu$ F and an ESR  $\leq$  10  $\Omega$  within the operating temperature range. For small tolerances of the reset delay the spread of the capacitance of the delay capacitor and its temperature coefficient should be noted.

Data Sheet 5 Rev. 2.4, 2007-03-20





Figure 4 Block Diagram



Table 4 Absolute Maximum Ratings

 $T_{\rm j}$  = -40 to 150 °C

| Parameter            | Symbol     | Limi | t Values | Unit | Notes            |
|----------------------|------------|------|----------|------|------------------|
|                      |            | Min. | Max.     |      |                  |
| Input                | <b>-</b>   | II.  | - 1      | -    |                  |
| Input voltage        | $V_{I}$    | -40  | 45       | V    | _                |
| Input current        | $I_{I}$    | _    | _        | _    | internal limited |
| Sense Input          |            |      | •        | •    | •                |
| Input voltage        | $V_{SI}$   | -40  | 45       | V    | _                |
| Input current        | $I_{SI}$   | 1    | 1        | mA   | _                |
| Reset Threshold      | •          | •    | •        | •    | •                |
| Voltage              | $V_{RADJ}$ | -0.3 | 7        | V    | _                |
| Current              | $I_{RADJ}$ | -10  | 10       | mA   | _                |
| Reset Delay          |            |      | •        | •    | •                |
| Voltage              | $V_{D}$    | -0.3 | 7        | V    | _                |
| Current              | $I_{D}$    | _    | _        | _    | internal limited |
| Ground               | 1          | •    | •        | •    |                  |
| Current              | $I_{GND}$  | 50   | _        | mA   | _                |
| Reset Output         |            |      | •        | •    | •                |
| Voltage              | $V_{R}$    | -0.3 | 7        | V    | _                |
| Current              | $I_{R}$    | _    | _        | _    | internal limited |
| Sense Output         | ·          |      | <u> </u> | •    | ·                |
| Voltage              | $V_{SO}$   | -0.3 | 7        | V    | _                |
| Current              | $I_{SO}$   | _    | _        | _    | internal limited |
| 5-V Output           |            | •    |          |      |                  |
| Output voltage       | $V_{Q}$    | -0.5 | 7        | V    | _                |
| Output current       | $I_{Q}$    | -10  | _        | mA   | _                |
| Temperature          |            | •    |          |      |                  |
| Junction temperature | $T_{j}$    | _    | 150      | °C   | _                |
| Storage temperature  | $T_{Stg}$  | -50  | 150      | °C   | _                |
|                      | •          |      | •        | •    | •                |



 Table 4
 Absolute Maximum Ratings (cont'd)

 $T_{\rm i}$  = -40 to 150 °C

| Parameter            | Symbol      | Limi | t Values | Unit | Notes                      |  |
|----------------------|-------------|------|----------|------|----------------------------|--|
|                      |             | Min. | Max.     |      |                            |  |
| Operating Range      | •           |      |          | •    |                            |  |
| Input voltage        | $V_{I}$     | _    | 45       | V    | _                          |  |
| Junction temperature | $T_{\rm j}$ | -40  | 150      | °C   | _                          |  |
| Thermal Data         | <u> </u>    |      | •        | •    |                            |  |
| Junction-ambient     | $R_{thja}$  | _    | 200      | K/W  | PG-DSO-8-16                |  |
|                      | , , ,       | -    | 70       | K/W  | PG-DSO-14-30               |  |
|                      |             | -    | 70       | K/W  | PG-DSO-20-35               |  |
| Junction-pin         | $R_{thjp}$  | 1-   | 30       | K/W  | PG-DSO-14-30 <sup>1)</sup> |  |
|                      | ٩,,,,       | _    | 30       | K/W  | PG-DSO-20-35 <sup>1)</sup> |  |

<sup>1)</sup> Measured to Pin 4

**Table 5** Characteristics

 $V_{
m I}$  = 13.5 V;  $T_{
m j}$  = -40 °C <  $T_{
m j}$  < 125 °C

| Parameter                              | Symbol            | Li   | Limit Values |      |    | Measuring                                                            |
|----------------------------------------|-------------------|------|--------------|------|----|----------------------------------------------------------------------|
|                                        |                   | Min. | Тур.         | Max. |    | Condition                                                            |
| Output voltage                         | $V_{Q}$           | 4.90 | 5.00         | 5.10 | V  | 1 mA $\leq I_{\rm Q} \leq$ 100 mA,<br>6 V $\leq V_{\rm I} \leq$ 16 V |
| Current limit                          | $I_{Q}$           | 150  | 200          | 500  | mA | _                                                                    |
| Current consumption; $I_q = I_l - I_Q$ | $I_{q}$           | _    | 240          | 300  | μΑ | $I_{\rm Q} \le$ 1 mA, $T_{\rm j} <$ 85 °C                            |
| Current consumption; $I_q = I_l - I_Q$ | $I_{q}$           | _    | 250          | 700  | μΑ | $I_{\rm Q}$ = 10 mA                                                  |
| Current consumption; $I_q = I_l - I_Q$ | $I_{q}$           | _    | 2            | 8    | mA | $I_{\rm Q}$ = 50 mA                                                  |
| Drop voltage                           | $V_{dr}$          | _    | 0.25         | 0.5  | V  | $I_{\rm Q}$ = 100 mA <sup>1)</sup>                                   |
| Load regulation                        | $\Delta V_{Q}$    | _    | 10           | 30   | mV | $I_{\rm Q}$ = 5 mA to 100 mA                                         |
| Line regulation                        | $\Delta V_{ m Q}$ | _    | 10           | 40   | mV | $V_{\rm I}$ = 6 V to 26 V,<br>$I_{\rm Q}$ = 1 mA                     |

Data Sheet 8 Rev. 2.4, 2007-03-20



Table 5Characteristics (cont'd)

 $V_{\rm I}$  = 13.5 V;  $T_{\rm i}$  = -40 °C <  $T_{\rm i}$  < 125 °C

| Parameter                                             | Symbol            | Limit Values |      |      | Unit | Measuring                                                  |
|-------------------------------------------------------|-------------------|--------------|------|------|------|------------------------------------------------------------|
|                                                       |                   | Min.         | Тур. | Max. |      | Condition                                                  |
| Reset Generator                                       |                   |              |      |      |      |                                                            |
| Switching threshold                                   | $V_{RT}$          | 4.50         | 4.65 | 4.80 | V    | _                                                          |
| Reset adjust switching threshold                      | $V_{RADJ,TH}$     | 1.26         | 1.35 | 1.44 | V    | V <sub>Q</sub> > 3.5 V                                     |
| Reset pull-up                                         | _                 | 10           | 20   | 40   | kΩ   | _                                                          |
| Saturation voltage                                    | $V_{RO,SAT}$      | _            | 0.1  | 0.4  | V    | R <sub>intern</sub>                                        |
| Upper delay switching threshold                       | $V_{UD}$          | 1.4          | 1.8  | 2.2  | V    | _                                                          |
| Lower delay switching threshold                       | $V_{LD}$          | 0.3          | 0.45 | 0.60 | V    | _                                                          |
| Saturation voltage delay capacitor                    | $V_{D, SAT}$      | _            | _    | 0.1  | V    | $V_{\rm Q} < V_{\rm RT}$                                   |
| Charge current                                        | $I_{D}$           | 3.0          | 6.5  | 9.5  | μΑ   | $V_{\rm D}$ = 1 V                                          |
| $\overline{\text{Delay time L} \rightarrow \text{H}}$ | $t_{d}$           | 17           | 28   | _    | ms   | $C_{\rm D}$ = 100 nF                                       |
| $\overline{\text{Delay time H} \rightarrow \text{L}}$ | $t_{t}$           | _            | 1    | _    | μs   | $C_{\rm D}$ = 100 nF                                       |
| Input Voltage Sense                                   |                   |              | •    |      |      |                                                            |
| Sense threshold high                                  | $V_{ m SI,high}$  | 1.24         | 1.31 | 1.38 | V    | _                                                          |
| Sense threshold low                                   | $V_{SI,low}$      | 1.16         | 1.20 | 1.28 | V    | _                                                          |
| Sense output low voltage                              | $V_{ m SO,\ low}$ | _            | 0.1  | 0.4  | V    | $V_{\rm SI}$ < 1.20 V; $V_{\rm Q}$ > 3 V, $R_{\rm intern}$ |
| Sense pull-up                                         | _                 | 10           | 20   | 40   | kΩ   | _                                                          |
| Sense input current                                   | $I_{SI}$          | -1           | 0.1  | 1    | μΑ   | _                                                          |

Sense input current  $I_{SI}$   $I_{SI}$   $I_{SI}$   $I_{SI}$   $I_{SI}$   $I_{I}$   $I_{$ 

Data Sheet 9 Rev. 2.4, 2007-03-20





Figure 5 Measuring Circuit



Figure 6 Reset Timing Diagram





Figure 7 Sense Timing Diagram

Data Sheet 11 Rev. 2.4, 2007-03-20



### Charge Current $I_{\rm D}$ versus Temperature $T_{\rm i}$



# Switching Voltage $V_{\rm UD}$ and $V_{\rm LD}$ versus Temperature $T_{\rm i}$



### Drop Voltage $V_{ m dr}$ versus Output Current $I_{ m O}$



### Reset Adjust Switching Threshold $V_{\mathsf{RADJ}.\mathsf{TH}}$ versus Temperature $T_{\mathsf{i}}$





### Current Consumption $I_{\rm Q}$ versus Input Voltage $V_{\rm I}$



### Sense Threshold $V_{\rm SI}$ versus Temperature $T_{\rm i}$



### Output Voltage $V_{\mathsf{Q}}$ versus Input Voltage $V_{\mathsf{I}}$



### Output Voltage $V_{\rm Q}$ versus Temperature $T_{\rm i}$





### Output Current $I_{\mathrm{Q}}$ versus Input Voltage $V_{\mathrm{I}}$



## Current Consumption $I_{\rm q}$ versus Output Current $I_{\rm Q}$



### Current Consumption $I_{\rm q}$ versus Output Current $I_{\rm Q}$





### **Package Outlines**



Figure 8 PG-DSO-8-16 (Plastic Dual Small Outline)

#### **Green Product** (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device

Dimensions in mm





Figure 9 PG-DSO-14-30 (Plastic Dual Small Outline)

#### **Green Product** (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": <a href="http://www.infineon.com/products">http://www.infineon.com/products</a>.

SMD = Surface Mounted Device

Dimensions in mm





Figure 10 PG-DSO-20-35 (Plastic Dual Small Outline)

#### **Green Product** (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": <a href="http://www.infineon.com/products">http://www.infineon.com/products</a>.

SMD = Surface Mounted Device

Dimensions in mm



### **Revision History**

| Version  | Date       | Changes                                                                                                                                                                                                                                                                       |
|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. 2.4 | 2007-03-20 | Initial version of RoHS-compliant derivate of TLE 4269  Page 1: AEC certified statement added  Page 1 and Page 15 ff: RoHS compliance statement and  Green product feature added  Page 1 and Page 15 ff: Package changed to RoHS  compliant version  Legal Disclaimer updated |

Edition 2007-03-20
Published by
Infineon Technologies AG
81726 Munich, Germany
© 2007 Infineon Technologies AG
All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.